DataSheetWiki


FIN1028M fiches techniques PDF

Fairchild Semiconductor - 3.3V LVDS 2-Bit High Speed Differential Receiver

Numéro de référence FIN1028M
Description 3.3V LVDS 2-Bit High Speed Differential Receiver
Fabricant Fairchild Semiconductor 
Logo Fairchild Semiconductor 





1 Page

No Preview Available !





FIN1028M fiche technique
March 2001
Revised June 2003
FIN1028
3.3V LVDS 2-Bit High Speed Differential Receiver
General Description
This dual receiver is designed for high speed interconnects
utilizing Low Voltage Differential Signaling (LVDS) technol-
ogy. The receiver translates LVDS levels, with a typical dif-
ferential input threshold of 100 mV, to LVTTL signal levels.
LVDS provides low EMI at ultra low power dissipation even
at high frequencies. This device is ideal for high speed
transfer of clock and data.
The FIN1028 can be paired with its companion driver, the
FIN1027, or any other LVDS driver.
Features
s Greater than 400Mbs data rate
s 3.3V power supply operation
s 0.4ns maximum differential pulse skew
s 2.5ns maximum propagation delay
s Low power dissipation
s Power-Off protection
s Fail safe protection for open-circuit, shorted and
terminated conditions
s Meets or exceeds the TIA/EIA-644 LVDS standard
s Flow-through pinout simplifies PCB layout
s 8-Lead SOIC and 8-terminal MLP packages save space
Ordering Code:
Order Number Package Number
Package Description
FIN1028M
(Note 1)
M08A
8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
FIN1028MPX
(Preliminary)
MLP08C
8-Terminal Molded Leadless Package (MLP) Dual, JEDEC MO-229, 2mm Square
[TAPE and REEL]
Note 1: Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Pin Descriptions
Connection Diagrams
Pin Name
ROUT1, ROUT2
RIN1+, RIN2+
RIN1, RIN2
VCC
GND
Description
LVTTL Data Outputs
Non-inverting LVDS Inputs
Inverting LVDS Inputs
Power Supply
Ground
Pin Assignment for SOIC
Function Table
Input
RIN+
RIN+
LH
HL
Fail Safe Condition
H = HIGH Logic Level
L = LOW Logic Level
Fail Safe = Open, Shorted, Terminated
Outputs
ROUT
L
H
H
(Top View)
Terminal Assignments for MLP
© 2003 Fairchild Semiconductor Corporation DS500503
(Top Through View)
www.fairchildsemi.com

PagesPages 9
Télécharger [ FIN1028M ]


Fiche technique recommandé

No Description détaillée Fabricant
FIN1028 3.3V LVDS 2-Bit High Speed Differential Receiver Fairchild Semiconductor
Fairchild Semiconductor
FIN1028M 3.3V LVDS 2-Bit High Speed Differential Receiver Fairchild Semiconductor
Fairchild Semiconductor
FIN1028MPX 3.3V LVDS 2-Bit High Speed Differential Receiver Fairchild Semiconductor
Fairchild Semiconductor

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche