|
|
Número de pieza | FIN1108 | |
Descripción | LVDS 8 Port High Speed Repeater | |
Fabricantes | Fairchild Semiconductor | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de FIN1108 (archivo pdf) en la parte inferior de esta página. Total 7 Páginas | ||
No Preview Available ! March 2002
Revised May 2003
FIN1108 • FIN1108T (Preliminary)
LVDS 8 Port High Speed Repeater
General Description
This 8 port repeater is designed for high speed intercon-
nects utilizing Low Voltage Differential Signaling (LVDS)
technology.
The FIN1108 accepts and outputs LVDS levels with a typi-
cal differential output swing of 330 mV which provides low
EMI at ultra low power dissipation even at high frequen-
cies. The FIN1108 provides a VBB reference for AC cou-
pling on the inputs. In addition the FIN1108 can directly
accept LVPECL, HSTL, and SSTL-2 for translation to
LVDS.
The FIN1108T has internal termination across the receiver
inputs for reduced part count, reduced stub length and bet-
ter noise immunity. See Applications section.
Features
s Greater than 800 Mbps data rate
s 3.3V power supply operation
s 3.5 ps maximum random jitter and 135 ps maximum
deterministic jitter
s Wide rail-to-rail common mode range
s LVDS receiver inputs accept LVPECL, HSTL, and
SSTL-2 directly
s Ultra low power consumption
s 20 ps typical channel-to-channel skew
s Power off protection
s > 7.5 kV HBM ESD Protection
s Meets or exceeds the TIA/EIA-644-A LVDS standard
s Available in space saving 48-lead TSSOP package
s Open circuit fail safe protection
s VBB reference output
s FIN1108T (RT) features Internal Termination Resistors
Ordering Code:
Order Number Package Number
Package Description
FIN1108MTD
MTD48
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
FIN1108TMTD
(Preliminary)
MTD48
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
© 2003 Fairchild Semiconductor Corporation DS500655
www.fairchildsemi.com
1 page AC Electrical Characteristics
Over supply voltage and operating temperature ranges, unless otherwise specified
Symbol
Parameter
Test Conditions
Min Typ Max
(Note 3)
Units
tPLHD
Differential Output Propagation Delay
LOW-to-HIGH
0.75 1.1 1.75
ns
tPHLD
tTLHD
tTHLD
tSK(P)
tSK(LH),
tSK(HL)
tSK(PP)
fMAX
tPZHD
Differential Output Propagation Delay
HIGH-to-LOW
RL = 100 Ω, CL = 5 pF,
Differential Output Rise Time (20% to 80%) VID = 200 mV to 450 mV,
Differential Output Fall Time (80% to 20%) VIC = VID/2 to VCC − (VID/2),
Pulse Skew |tPLH - tPHL|
Duty Cycle = 50%,
Channel-to-Channel Skew
See Figure 1 and Figure 1
(Note 4)
Part-to-Part Skew (Note 5)
Maximum Frequency (Note 6)(Note 7)
Differential Output Enable Time
from Z to HIGH
0.75
0.29
0.29
400
1.1
0.4
0.4
0.02
0.02
0.02
>630
3
1.75
0.58
0.58
0.2
0.15
0.5
5
ns
ns
ns
ns
ns
ns
MHz
ns
tPZLD
tPHZD
Differential Output Enable Time
from Z to LOW
Differential Output Disable Time
from HIGH to Z
RL = 100 Ω, CL = 5 pF,
See Figure 2 and Figure 3
3.1 5
2.2 5
ns
ns
tPLZD
Differential Output Disable Time
from LOW to Z
tDJ LVDS Data Jitter,
VID = 300 mV, PRBS = 223 - 1,
Deterministic
VIC = 1.2V at 800 Mbps
tRJ LVDS Clock Jitter,
VID = 300 mV,
Random (RMS)
VIC = 1.2V at 400 MHz
Note 3: All typical values are at TA = 25°C and with VCC = 3.3V.
2.5 5
ns
80 135 ps
1.9 3.5 ps
Note 4: tSK(LH), tSK(HL) is the skew between specified outputs of a single device when the outputs have identical loads and are switching in the same direc-
tion.
Note 5: tSK(PP) is the magnitude of the difference in propagation delay times between any specified terminals of two devices switching in the same direction
(either LOW-to-HIGH or HIGH-to-LOW) when both devices operate with the same supply voltage, same temperature, and have identical test circuits.
Note 6: Passing criteria for maximum frequency is the output VOD > 250 mV and the duty cycle is better than 45% / 55% with all channels switching.
Note 7: Output loading is transmission line environment only; CL is < 1 pF of stray test fixture capacitance.
FIGURE 1. Differential Receiver Voltage Definitions
FIGURE 2. Differential Driver DC Test Circuit
Note A: All LVDS input pulses have frequency = 10 MHz, tR
or tF < = 0.5 ns
Note B: CL includes all probe and jig capacitances
FIGURE 3. Differential Driver Propagation Delay
and Transition Time Test Circuit
5 www.fairchildsemi.com
5 Page |
Páginas | Total 7 Páginas | |
PDF Descargar | [ Datasheet FIN1108.PDF ] |
Número de pieza | Descripción | Fabricantes |
FIN1101 | LVDS Single Port High Speed Repeater | Fairchild Semiconductor |
FIN1101K8X | LVDS Single Port High Speed Repeater | Fairchild Semiconductor |
FIN1101M | LVDS Single Port High Speed Repeater | Fairchild Semiconductor |
FIN1101MX | LVDS Single Port High Speed Repeater | Fairchild Semiconductor |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |