|
|
Número de pieza | ATF16V8CZ-15PI | |
Descripción | High Performance E2 PLD | |
Fabricantes | ATMEL Corporation | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de ATF16V8CZ-15PI (archivo pdf) en la parte inferior de esta página. Total 10 Páginas | ||
No Preview Available ! Features
• Industry Standard Architecture
Emulates Many 20-Pin PALs®
Low Cost Easy-to-Use Software Tools
• High Speed Electrically Erasable Programmable Logic Devices
12 ns Maximum Pin-to-Pin Delay
• Low Power - 25 µA Standby Power
• CMOS and TTL Compatible Inputs and Outputs
Input and I/O Pin Keeper Circuits
• Advanced Flash Technology
Reprogrammable
100% Tested
• High Reliability CMOS Process
20 Year Data Retention
100 Erase/Write Cycles
2,000V ESD Protection
200 mA Latchup Immunity
Commercial and Industrial Temperature Ranges
•• Dual Inline and Surface Mount Packages in Standard Pinouts
Block Diagram
High
Performance
E2 PLD
ATF16V8CZ
Pin Configurations
Pin Name
CLK
I
I/O
OE
VCC
Function
Clock
Logic Inputs
Bidirectional Buffers
Output Enable
+5V Supply
TSSOP Top View
I/CLK
I1
I2
I3
I4
I5
I6
I7
I8
GND
1
2
3
4
5
6
7
8
9
10
20 VCC
19 I/O
18 I/O
17 I/O
16 I/O
15 I/O
14 I/O
13 I/O
12 I/O
11 I9/OE
ATF16V8CZ
DIP/SOIC
I/CLK
I1
I2
I3
I4
I5
I6
I7
I8
GND
1
2
3
4
5
6
7
8
9
10
20 Vcc
19 I/O
18 I/O
17 I/O
16 I/O
15 I/O
14 I/O
13 I/O
12 I/O
11 I9/OE
PLCC
I/CLK Vcc
I2 I1
I/O
I3
I4
I5 6
I6
I7
1
I/O
I/O
16 I/O
I/O
I/O
11
I8 I/O I/O
GND I9/OE
Top view
Rev. 0453C/V16FZ-C–04/98
1 page Input Test Waveforms and
Measurement Levels:
ATF16V8CZ
Output Test Loads
tR, tF < 1.5 ns (10% to 90%)
Pin Capacitance (f = 1 MHz, T = 25°C) (1)
Note: Similar devices are tested with slightly different loads.
These load differences may affect output signals’ delay and
slew rate. Atmel devices are tested with sufficient margins
to meet compatible devices.
Typ
Max
Units
Conditions
CIN 5 8 pF VIN = 0V
COUT
6 8 pF VOUT = 0V
Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.
Power Up Reset
The ATF16V8CZ’s registers are designed to reset during
power up. At a point delayed slightly from VCC crossing
VRST, all registers will be reset to the low state. As a result,
the registered output state will always be high on power-
up.
This feature is critical for state machine initialization. How-
ever, due to the asynchronous nature of reset and the un-
certainty of how VCC actually rises in the system, the fol-
lowing conditions are required:
1) The VCC rise must be monotonic, from below .7 volts,
2) After reset occurs, all input and feedback setup times
must be met before driving the clock term high, and
3) The signals from which the clock is derived must re-
main stable during tPR.
Parameter Description
tPR
Power-Up
Reset Time
VRST
Power-Up
Reset
Voltage
Typ
600
3.8
Max Units
1,000 ns
4.5 V
5
5 Page |
Páginas | Total 10 Páginas | |
PDF Descargar | [ Datasheet ATF16V8CZ-15PI.PDF ] |
Número de pieza | Descripción | Fabricantes |
ATF16V8CZ-15PC | High Performance E2 PLD | ATMEL Corporation |
ATF16V8CZ-15PI | High Performance E2 PLD | ATMEL Corporation |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |