DataSheetWiki


ZL30402 fiches techniques PDF

Zarlink Semiconductor Inc - SONET/SDH Network Element PLL

Numéro de référence ZL30402
Description SONET/SDH Network Element PLL
Fabricant Zarlink Semiconductor Inc 
Logo Zarlink Semiconductor Inc 





1 Page

No Preview Available !





ZL30402 fiche technique
ZL30402
SONET/SDH Network Element PLL
Features
• Meets requirements of GR-253 for SONET
stratum 3 and SONET Minimum Clocks (SMC)
• Meets requirements of GR-1244 for stratum 3
• Meets requirements of G.813 Option 1 and 2 for
SDH Equipment Clocks (SEC)
• Generates clocks for ST-BUS, DS1, DS2, DS3,
OC-3, E1, E2, E3, STM-1 and 19.44 MHz
• Holdover accuracy to 1x10 -12 meets GR-1244
Stratum 3E and ITU-T G.812 requirements
• Continuously monitors Primary and Secondary
reference clocks
• Provides “hit-less” reference switching
• Compensates for Master Clock Oscillator
accuracy
• Detects frequency of both reference clocks and
synchronizes to any combination of 8 kHz,
1.544 MHz, 2.048 MHz and 19.44 MHz reference
frequencies.
• Allows Hardware or Microprocessor control
• Pin compatible with MT90401 device.
Applications
• Synchronization for SDH and SONET Network
Elements
• Clock generation for ST-BUS and GCI
backplanes
Data Sheet
November 2004
Ordering Information
ZL30402/QCC 80 Pin LQFP Trays
ZL30402QCC1 80 Pin LQFP* Trays
*Pb Free Matte Tin
-40°C to +85°C
Description
The ZL30402 is a Network Element Phase-Locked
Loop designed to synchronize SDH and SONET
systems. In addition, it generates multiple clocks for
legacy PDH equipment and provides timing for ST-BUS
and GCI backplanes.
The ZL30402 operates in NORMAL (LOCKED),
HOLDOVER and FREE-RUN modes to ensure that in
the presence of jitter, wander and interruptions to the
reference signals, the generated clocks meet
international standards. The filtering characteristics of
the PLL are hardware or software selectable and they
do not require any external adjustable components.
The ZL30402 uses an external 20 MHz Master Clock
Oscillator to provide a stable timing source for the
HOLDOVER operation.
The ZL30402 operates from a single 3.3 V power
supply and offers a 5 V tolerant microprocessor
interface.
VDD GND
C20i
FCS
PRI
SEC
RefSel
HW
RESET
Primary
Acquisition
PLL
Secondary
Acquisition
PLL
Master Clock
Frequency
Calibration
MUX
Microport
Core PLL
APLL
Clock
Synthesizer
Control State Machine
JTAG
IEEE
1149.1a
CS DS R/W A0-A6 D0-D7
MS1 MS2 RefAlign LOCK HOLDOVER
Figure 1 - Functional Block Diagram
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2003-2004, Zarlink Semiconductor Inc. All Rights Reserved.
C155P/N
C34/C44
C19o
C16o
C8o
C6o
C4o
C2o
C1.5o
F16o
F8o
F0o
E3DS3/OC3
E3/DS3
Tclk
Tdi
Tdo
Tms
Trst

PagesPages 30
Télécharger [ ZL30402 ]


Fiche technique recommandé

No Description détaillée Fabricant
ZL30402 SONET/SDH Network Element PLL Zarlink Semiconductor Inc
Zarlink Semiconductor Inc
ZL30406 SONET/SDH Clock Multiplier PLL Zarlink
Zarlink
ZL30407 SONET/SDH Network Element PLL Zarlink Semiconductor Inc
Zarlink Semiconductor Inc
ZL30409 T1/E1 System Synchronizer with Stratum 3 Holdover Zarlink Semiconductor Inc
Zarlink Semiconductor Inc

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche