DataSheet.es    


PDF NJ88C50 Data sheet ( Hoja de datos )

Número de pieza NJ88C50
Descripción Dual Low Power Frequency Synthesiser
Fabricantes Mitel Networks Corporation 
Logotipo Mitel Networks Corporation Logotipo



Hay una vista previa y un enlace de descarga de NJ88C50 (archivo pdf) en la parte inferior de esta página.


Total 15 Páginas

No Preview Available ! NJ88C50 Hoja de datos, Descripción, Manual

NJ88C50
Dual Low Power Frequency Synthesiser
DS3805 - 1.8 July 1995
The NJ88C50 is a low power integrated circuit, designed
as the heart of a fast locking PLL subsystem in a mobile radio
application. It is manufactured on Mitel Semiconductor 1.4
micron double polysilicon CMOS process, which ensures that
low power and low noise performance is achieved. The device
contains two synthesisers, one for the generation of VHF
signals up to 125MHz and a second for UHF (when used with
a mulitmodulus prescaler such as the SP8713/14/15). The
main synthesiser has the capability of driving a dual speed
loop filter and also can perform Fractional-N interpolation.
Both synthesisers use current source outputs from their
phase detectors to minimise external components. Various
sections may be powered down for battery economy.
FEATURES
s 30MHz main synthesiser
s 125MHz auxiliary synthesiser
s Programmable output current
from phase detector - up to 10mA
s High input sensitivity
s Fractional-N interpolator
s Supports up to 4 modulus prescalers
s SSOP package
APPLICATIONS
s NMT, AMPS, ETACS cellular
s GSM, IS-54, RCR-27 cellular
s DCS1800 microcellular
s DLMR, DSRR, TETRA
s DECT, PHP cordless telephones
Fig.1 Pin assignment
NP20
ABSOLUTE MAXIMUM RATINGS
Storage temperature
-55°C to +150°C
Operating temperature
-40°C to +85°C
Supply voltage
-0.5 to 7.0V
Voltage on any pin
-0.3V to (VDD + 0.3V)
ORDERING INFORMATION
NJ88C50\IG\NPAS - (Industrial temp range in SSOP
package)
Fig.2 Simplified block diagram

1 page




NJ88C50 pdf
The normal value of Iprop, Iprop(0), is obtained while the
strobe line of the serial programming bus is held low. In this
condition, the second charge pump providing the integral
feedback term is inactive.
Speed up Mode
In speed up mode the loop bandwith during switching
is increased to allow faster initial frequency acquisition. This
is done by using the dual phase detector outputs (PDP and
PDI) connected to a standard passive loop filter as shown in
fig.5. The effect of this is to increase the loop gain and hence
the bandwidth while maintaining a constant phase margin
when switching between speed up mode and normal mode.
The synthesiser operates in speed up mode when the
strobe line goes high loading either word A or word A2 (see
programming section Page 8-Page 9) and it will stay in this
mode until the strobe line goes low. In this mode the following
current levels are produced. The charge pump providing the
proportional feedback will increase its current from Iprop(0) to
a value Iprop(1), where
Iprop(1) = 2L+1 .Iprop(0)
where L is a two bit number loaded as part of the serial
programming data. Iprop(1) will therefore be 2, 4, 8 or 16
times Iprop(0). The charge pump supplying Iprop is specified
up to a value of 1mA.
Also when the strobe line goes high loading word A or
word A2, the charge pump providing the integral feedback
term becomes active at a current level Iint given by
Iint = K.Iprop(1)
where K is a four bit number loaded as part of the serial
programming data. Although Iint can be programmed to be
240 times greater than Iprop(0), the charge pump supplying
Iint is only specified up to a value of 10mA.
For all charge pumps, a pull-up current indicates the VCO
frequency should be increased while a pull-down current
indicates the VCO frequency should be decreased.
For the proportional and integral charge pumps, the
selected pulse current levels will remain substantially
constant over the charge pumps output voltage ranges
tabulated in the electric characteristics. “Substantially
constant” means that the current will not have changed by
more than 10% of the value measured at 2.5 volts on the
output .
FRACTIONAL-N OPERATION
Conventional, non fractional-N synthesisers have a
frequency resolution or step size equal to the phase detector
comparison frequency. Fractional-N refers to a technique
which allows finer frequency steps to be obtained.
The synthesised frequency with a conventional
synthesiser is equal to N times the phase detector comparison
frequency, where N is the programmable integer loop divide
NJ88C50
ratio. Using fractional-N the value of N is alternated between
N and N+1 in order to simulate a fractional part. For example
9000.375 would be simulated by alternating between 9000
and 9001 in the pattern
9000, 9000, 9001, 9000, 9000, 9001, 9000, 9001 (mean value of 9000.375).
On the NJ88C50 the fractional-N circuit consists of an
accumulator which can be set to overflow at a value of 5 or 8
(FMOD in programming word D, see page 9). The value in the
accumulator, A, is incremented once every comparison cycle
of the main phase detector and every time the accumulator
overflows the total division ratio of the synthesiser and
prescaler is increased from N to N+1. To obtain the pattern
described above N=9000 and FMOD would be set to mod8
and the incremental value, NF(programmed in word A) would
be set to 3. The accumulator would then behave as shown
below.
Increment
Value
3
3
3
3
3
3
3
3
Accumulator
Value
3
6
1
4
7
2
5
0
Total Division
Ratio
9000
9000
9001
9000
9000
9001
9000
9001
Varying NF allows different fractions to be obtained. If NF=1
and FMOD=8 the accumulator would overflow once in every
8 cycles giving a value of 9000.125. Similarly if NF=4 the
accumulator overflows every other cycle giving 9000.5.
For a given step size this increase in resolution means a higher
comparison frequency at the phase detector, and therefore a
lower overall division ratio. For example,
with a
step size = 200kHz
and carrier frequency = 900MHz
Non fractional-N synthesiser
Comparison frequency=200kHz
Division ratio=900MHz=4500
200kHz
Fractional-N synthesiser (using 5ths)
Comparison frequency=1MHz
Division ratio=900MHz=900
1MHz
In most applications the phase noise is proportional to the
overall division ratio. Therefore fractional-N gives lower phase
noise. This higher comparison frequency and lower phase
noise allows circuits to be built with wider loop bandwidths
while keeping the same stability. This means that phase
locked loops (PLLs) can be made to either switch faster for a
given phase noise or be quieter for a given switching speed,
compared to conventional designs.
5

5 Page





NJ88C50 arduino
DYNAMIC
Vdd = 5V ± 10%, Tamb = -40 to +85°C
Output signals
Parameter
Min Typ
Modulus control - MOD1 MOD2
Output voltage high
Output voltage low
Vdd-0.4
0
Modulus output truth table
MOD2
MOD1
0
0
1
1
DYNAMIC
Vdd = 5V, Tamb = -40 to +85°C
Output signals - Auxiliary synthesiser
1
0
0
1
Parameter
Min Typ
Output signal - PDA
Up current - See Note 5
Down current - See Note 5
Tristate
-10%
-10%
Ipda
Ipda
NJ88C50
Max
Vdd
0.4
Unit
V
V
Condition
Push-Pull output
IOH = 0.5mA
IOL = 0.5mA
Prescaler modulus
R1
R2
R3
R4
Max
+10%
+10%
10
Unit
µA
µA
nA
Condition
0<VPD<4.35V
0.65<VPD<5V
DYNAMIC
Vdd = 5V, Tamb = -40 to +85°C
Output signals - Main synthesiser, proportional output
Parameter
Min Typ Max Unit Condition
Output signal - PDP
Iprop(0) Up see notes 1, 3 & 4
-10%
+Ibo.CN
+10%
µA 0<VPD<4.55V, Strobe=0V
Iprop(0) Down see notes 1, 3 & 4
-10%
-Ibo.CN
+10%
µA 0.45<VPD<5V, Strobe=0V
Iprop(1) Up see notes 2&3
-10% +Ibo.CN.2L+1 +10%
µA 0<VPD<4.55V, Strobe=5V
Iprop(1) Down see notes 2&3
-10% -Ibo.CN.2L+1 +10%
µA 0.45<VPD<5V, Strobe=5V
Tristate
50 nA
Notes
1. The typical value of IPROP(0) is set by the programmed value of CN and the current Irsm set by the external resistor
RSM, where Ibo=Irsm / 32. Irsm is typically 32µA.
2. The typical value of IPROP(1) is set by the value of IPROP(0) and the programmed value of L.
3. The current output IPROP is specified between 100µA and 1mA.
4. The output current is monotonic over the CN range 128-255. In standard operation CN is set at a value > 128.
5. Where Ipda depends on the value of current setting resistor on RSA pin (9). Ipda max = 250µA
11

11 Page







PáginasTotal 15 Páginas
PDF Descargar[ Datasheet NJ88C50.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
NJ88C50Dual Low Power Frequency SynthesiserMitel Networks Corporation
Mitel Networks Corporation
NJ88C50Dual Low Power Frequency SynthesiserZarlink Semiconductor
Zarlink Semiconductor

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar