DataSheetWiki


M2040 fiches techniques PDF

ICS - FREQUENCY TRANSLATION PLL

Numéro de référence M2040
Description FREQUENCY TRANSLATION PLL
Fabricant ICS 
Logo ICS 





1 Page

No Preview Available !





M2040 fiche technique
Integrated
Circuit
Systems, Inc.
Product Data Sheet
M2040
FREQUENCY TRANSLATION PLL WITH AUTOSWITCH
GENERAL DESCRIPTION
The M2040 is a VCSO (Voltage Controlled SAW
Oscillator) based clock generator
PLL designed for clock protection,
frequency translation and jitter
attenuation in fault tolerant
computing applications. It features
dual differential inputs with two
modes of input selection: manual
and automatic upon clock failure. The clock
multiplication ratios and output divider ratio are
pin selectable. External loop components allow the
tailoring of PLL loop response.
FEATURES
Integrated SAW (surface acoustic wave) delay line;
VCSO frequency of 400.00 or 533.3334 MHz;* outputs
VCSO frequency or half; pin-configurable dividers
Loss of Lock (LOL) indicator output
Narrow Bandwidth control input (NBW Pin);
Initialization (INIT) input overrides NBW at power-up
Dual reference clock inputs support LVDS, LVPECL,
LVCMOS, LVTTL
Automatic (non-revertive) reference clock reselection
upon clock failure; controlled PLL slew rate ensures
normal system operation during reference reselection
www.DataSheet4U.com Acknowledge pin indicates the actively selected
reference input
Dual differential LVPECL outputs
Low phase jitter of < 0.5ps rms, typical
(12kHz to 20MHz or 50kHz to 80MHz)
Industrial temperature available
Single 3.3V power supply
Small 9 x 9 mm SMT (surface mount) package
SIMPLIFIED BLOCK DIAGRAM
PIN ASSIGNMENT (9 x 9 mm SMT)
FIN_SEL0
MR_SEL
REF_ACK
LOL
NBW
VCC
DNC
DNC
DNC
28 18
29 17
30 16
31 M 2 0 4 0 15
32 14
33 ( T o p V i e w ) 13
34 12
35 11
36 10
P_SEL
INIT
nFOUT0
FOUT0
GND
nFOUT1
FOUT1
VCC
GND
Figure 1: Pin Assignment
Example Input / Output Frequency Combinations
Input (MHz) VCSO * (MHz) Output (MHz)
200.0000
213.3333
400.0000
200.0000
400.0000
266.6667
284.4444
533.3334
266.6667
533.3334
Table 1: Example Input / Output Frequency Combinations
* Specify VCSO center frequency at time of order.
Loop Filter
M2040
NBW
DIF_REF0
nDIF_REF0
DIF_REF1
nDIF_REF1
REF_ACK
REF_SEL
AUTO
INIT
LOL
MR_SEL
2
FIN_SEL1:0
P_SEL
MUX
0
R Div
1
PLL
Phase
Detector
0
1
Auto
Ref Sel
LOL
Phase
Detector
M / R Divider
LUT
M Div
Mfin Divider
Mfin Divider
LUT
VCSO
P Divider
FOUT0
nFOUT0
FOUT1
nFOUT1
Figure 2: Simplified Block Diagram
M2040 Datasheet Rev 1.0
Revised 28Jan2005
M2040 Frequency Translation PLL with AutoSwitch
Integrated Circuit Systems, Inc. Networking & Communications www.icst.com tel (508) 852-5400

PagesPages 12
Télécharger [ M2040 ]


Fiche technique recommandé

No Description détaillée Fabricant
M2040 FREQUENCY TRANSLATION PLL ICS
ICS
M2045 Programming Adapter ET
ET
M2045S (M2035S / M2045S) High Voltage Trench MOS Barrier Schottky Rectifier Vishay Intertechnology
Vishay Intertechnology
M2045S-E3 Schottky Barrier Rectifier ( Diode ) Vishay
Vishay

US18650VTC5A

Lithium-Ion Battery

Sony
Sony
TSPC106

PCI Bus Bridge Memory Controller

ATMEL
ATMEL
TP9380

NPN SILICON RF POWER TRANSISTOR

Advanced Semiconductor
Advanced Semiconductor


www.DataSheetWiki.com    |   2020   |   Contactez-nous  |   Recherche