DataSheet.es    


PDF MX29LV160DB Data sheet ( Hoja de datos )

Número de pieza MX29LV160DB
Descripción FLASH MEMORY
Fabricantes Macronix International 
Logotipo Macronix International Logotipo



Hay una vista previa y un enlace de descarga de MX29LV160DB (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! MX29LV160DB Hoja de datos, Descripción, Manual

MX29LV160D T/B
MX29LV160D T/B
DATASHEET
P/N:PM1315
REV. 1.1, MAY 18, 2009
1

1 page




MX29LV160DB pdf
MX29LV160D T/B
16M-BIT [2M x 8 / 1M x 16] 3V SUPPLY FLASH MEMORY
FEATURES
GENERAL FEATURES
• Byte/Word mode switchable
- 2,097,152 x8 / 1,048,576 x16
• Sector Structure
- 16K-Byte x 1, 8K-Byte x 2, 32K-Byte x 1, 64K-Byte x 31
- Provides sector protect function to prevent program or erase operation in the protected sector
- Provides chip unprotect function to allow code changing
- Provides temporary sector unprotect function for code changing in previously protected sector
• Power Supply Operation
- Vcc 2.7 to 3.6 volt for read, erase, and program operations
• Latch-up protected to 100mA from -1V to 1.5 x Vcc
• Low Vcc write inhibit : Vcc ≤ Vlko
• Compatible with JEDEC standard
- Pinout and software compatible to single power supply Flash
Functional compatible with MX29LV160C device
PERFORMANCE
• High Performance
- Fast access time: 70ns
- Word program time: 11us/word (typical)
- Fast erase time: 0.7s/sector, 15s/chip (typical)
• Low Power Consumption
- Low active read current: 5mA (typical) at 5MHz
- Low standby current: 5uA (typical)
• Typical 100,000 erase/program cycle
• 20 years data retention
SOFTWARE FEATURES
• Erase Suspend/ Erase Resume
- Suspends sector erase operation to read data from or program data to another sector which is not being
erased
• Status Reply
- Data# Polling & Toggle bits provide detection of program and erase operation completion
• Support Common Flash Interface (CFI)
HARDWARE FEATURES
• Ready/Busy# (RY/BY#) Output
- Provides a hardware method of detecting program and erase operation completion
• Hardware Reset (RESET#) Input
- Provides a hardware method to reset the internal state machine to read mode
• WP#/ACC
- Provide accelerated program capability
PACKAGE
• 48-Pin TSOP
• 48-Ball CSP (TFBGA)
• 48-Ball WFBGA/XFLGA
All Pb-free devices are RoHS Compliant
P/N:PM1315
REV. 1.1, MAY 18, 2009
5

5 Page





MX29LV160DB arduino
MX29LV160D T/B
BLOCK DIAGRAM DESCRIPTION
The block diagram on Page 10 illustrates a simplified architecture of MX29LV160D T/B. Each block in the block
diagram represents one or more circuit modules in the real chip used to access, erase, program, and read the
memory array..
The "CONTROL INPUT LOGIC" block receives input pins CE#, OE#, WE#, RESET#, BYTE# and WP#/ACC.
It creates internal timing control signals according to the input pins and outputs to the "ADDRESS LATCH AND
BUFFER" to latch the external address pins A0-AM(A19). The internal addresses are output from this block to the
main array and decoders composed of "X-DECODER", "Y-DECODER", "Y-PASS GATE", and "FLASH ARRAY".
The X-DECODER decodes the word-lines of the flash array, while the Y-DECODER decodes the bit-lines of the
flash array. The bit lines are electrically connected to the "SENSE AMPLIFIER" and "PGM DATA HV" selectively
through the y-pass gates. Sense amplifiers are used to read out the contents of the flash memory, while the
"PGM DATA HV" block is used to selectively deliver high power to bit-lines during programming. The "I/O
BUFFER" controls the input and output on the Q0-Q15/A-1 pads. During read operation, the I/O buffer receives
data from sense amplifiers and drives the output pads accordingly. In the last cycle of program command, the I/O
buffer transmits the data on Q0-Q15/A-1 to "PROGRAM DATA LATCH", which controls the high power drivers in
"PGM DATA HV" to selectively program the bits in a word or byte according to the user input pattern.
The "PROGRAM/ERASE HIGH VOLTAGE" block comprises the circuits to generate and deliver the necessary
high voltage to the X-DECODER flash array, and "PGM DATA HV" block. The logic control module comprises of
the "WRITE STATE MACHINE(WSM)", "STATE REGISTER", "COMMAND DATA DECODER", and "COMMAND
DATA LATCH". When the user issues a command by toggling WE#, the command on Q0-A15/A-1 is latched
in the command data latch and is decoded by the command data decoder. The state register receives the
command and records the current state of the device. The WSM implements the internal algorithms for program
or erase according to the current command state by controlling each block in the block diagram.
P/N:PM1315
REV. 1.1, MAY 18, 2009
11

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet MX29LV160DB.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
MX29LV160DBFLASH MEMORYMacronix International
Macronix International
MX29LV160DTFLASH MEMORYMacronix International
Macronix International

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar