DataSheet.es    


PDF GS1660A Data sheet ( Hoja de datos )

Número de pieza GS1660A
Descripción HD/SD SDI Receiver
Fabricantes Semtech 
Logotipo Semtech Logotipo



Hay una vista previa y un enlace de descarga de GS1660A (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! GS1660A Hoja de datos, Descripción, Manual

GS1660A
HD/SD SDI Receiver Complete with SMPTE Video Processing
Key Features
• Operation at 1.485Gb/s, 1.485/1.001Gb/s and 270Mb/s
• Supports SMPTE 292, SMPTE 259M-C and DVB-ASI
• Integrated Reclocker with low phase noise integrated
VCO
• Serial digital reclocked, or non-reclocked output
• Ancillary data extraction
• Parallel data bus selectable as either 20-bit or 10-bit
• Comprehensive error detection and correction
features
• Output H, V, F or CEA 861 Timing Signals
• 1.2V digital core power supply, 1.2V and 3.3V analog
power supplies, and selectable 1.8V or 3.3V I/O power
supply
• GSPI Host Interface
• Wide temperature range of -40ºC to +85ºC
• Low power operation (typically 280mW)
• Small 11mm x 11mm 100-ball BGA package
• Pb-free and RoHS compliant
Applications
HD-SDI
Link A
EQ
(GS1574A
or GS2984)
HD-SDI
Link B
EQ
(GS1574A
or GS2984)
Application: Dual Link (HD-SDI)
to Single Link (3G-SDI) Converter
HD-SDI
Deserializer
GS1660A
10-bit
HV F/PCLK
FIFO
WR
HD-SDI
Deserializer
GS1660A
10-bit
HV F/PCLK
FIFO
WR
10-bit
HV F/PCLK
10-bit
GS2962
3G-SDI
GS4910
HVF
X TAL
Description
The GS1660A is a multi-rate SDI Receiver which includes
complete SMPTE processing, as per 292M and SMPTE
259M-C. The SMPTE processing features can be bypassed to
support signals with other coding schemes.
The device features an integrated Reclocker with an
internal VCO and a wide Input Jitter Tolerance (IJT) of
0.7UI.
A serial digital loop through output is provided, which can
be configured to output either reclocked or non-reclocked
serial digital data. The Serial Digital Output can be
connected to an external Cable Driver.
The device operates in one of four basic modes: SMPTE
mode, DVB-ASI mode, Data-Through mode or Standby
mode.
In SMPTE mode, the GS1660A performs SMPTE
de-scrambling and NRZI to NRZ decoding and word
alignment. Line-based CRC errors, line number errors, TRS
errors and ancillary data check sum errors can all be
detected. The GS1660A also provides ancillary data
extraction. The entire ancillary data packet is extracted,
and written to host-accessible registers. Other processing
functions include H:V:F timing extraction, Luma and
Chroma ancillary data indication, video standard
detection, and SMPTE 352M packet detection and
decoding. All of the processing features are optional and
may be enabled or disabled via the Host Interface.
In DVB-ASI mode, 8b/10b decoding is applied to the
received data stream.
In Data-Through mode, all forms of SMPTE and DVB-ASI
decoding are disabled, and the device can be used as a
simple serial to parallel converter.
The device can also be placed in a lower power Standby
mode. In this mode, no signal processing is carried out and
the parallel output is held static.
Parallel data outputs are provided in 20-bit or 10-bit
multiplexed format for HD and SD video rates. The
associated Parallel Clock input signal operates at 148.5 or
148.5/1.001MHz (HD 10-bit multiplexed modes), 74.25 or
74.25/1.001MHz (for HD 20-bit mode), 27MHz (for SD
10-bit mode) and 13.5MHz (for SD 20-bit mode).
GS1660A HD/SD SDI Receiver Complete with SMPTE
Video Processing
Data Sheet
54386 - 3
September 2012
www.semtech.com
1 of 83

1 page




GS1660A pdf
List of Figures
Figure 3-1: Digital Input Pin with Schmitt Trigger............................................................................... 20
Figure 3-2: Bidirectional Digital Input/Output Pin.............................................................................. 20
Figure 3-3: Bidirectional Digital Input/Output Pin with programmable drive strength ........ 21
Figure 3-4: XTAL1/XTAL2/XTAL-OUT ................................................................................................... 21
Figure 3-5: VBG .............................................................................................................................................. 21
Figure 3-6: LB_CONT .................................................................................................................................... 22
Figure 3-7: Loop Filter .................................................................................................................................. 22
Figure 3-8: SDI/SDI and TERM .................................................................................................................. 22
Figure 3-9: SDO/SDO .................................................................................................................................... 22
Figure 4-1: 27MHz Clock Sources ............................................................................................................ 26
Figure 4-2: PCLK to Data and Control Signal Output Timing - SDR Mode 1 .............................. 29
Figure 4-3: PCLK to Data and Control Signal Output Timing - SDR Mode 2 .............................. 30
Figure 4-4: Switch Line Locking on a Non-Standard Switch Line ................................................. 34
Figure 4-5: H:V:F Output Timing - HDTV 20-bit Mode ..................................................................... 38
Figure 4-6: H:V:F Output Timing - HDTV 10-bit Mode ..................................................................... 38
Figure 4-7: H:V:F Output Timing - HD 20-bit Output Mode ............................................................ 38
Figure 4-8: H:V:F Output Timing - HD 10-bit Output Mode ............................................................ 39
Figure 4-9: H:V:F Output Timing - SD 20-bit Output Mode ............................................................. 39
Figure 4-10: H:V:F Output Timing - SD 10-bit Output Mode .......................................................... 39
Figure 4-11: H:V:DE Output Timing 1280 x 720p @ 59.94/60 (Format 4) ................................... 40
Figure 4-12: H:V:DE Output Timing 1920 x 1080i @ 59.94/60 (Format 5) ................................. 41
Figure 4-13: H:V:DE Output Timing 720 (1440) x 480i @ 59.94/60 (Format 6&7) .................... 42
Figure 4-14: H:V:DE Output Timing 1280 x 720p @ 50 (Format 19) ............................................. 42
Figure 4-15: H:V:DE Output Timing 1920 x 1080i @ 50 (Format 20) ........................................... 43
Figure 4-16: H:V:DE Output Timing 720 (1440) x 576 @ 50 (Format 21 & 22) ........................... 44
Figure 4-17: H:V:DE Output Timing 1920 x 1080p @ 23.94/24 (Format 32) .............................. 44
Figure 4-18: H:V:DE Output Timing 1920 x 1080p @ 25 (Format 33) .......................................... 45
Figure 4-19: H:V:DE Output Timing 1920 x 1080p @ 29.97/30 (Format 34) .............................. 45
Figure 4-20: 2K Feature Enhancement ................................................................................................... 48
Figure 4-21: Y/1ANC and C/2ANC Signal Timing .............................................................................. 54
Figure 4-22: Ancillary Data Extraction - Step A .................................................................................. 60
Figure 4-23: Ancillary Data Extraction - Step B ................................................................................... 61
Figure 4-24: Ancillary Data Extraction - Step C .................................................................................. 62
Figure 4-25: Ancillary Data Extraction - Step D .................................................................................. 62
Figure 4-26: GSPI Application Interface Connection ........................................................................ 63
Figure 4-27: Command Word Format ..................................................................................................... 64
Figure 4-28: Data Word Format ................................................................................................................ 64
Figure 4-29: Write Mode .............................................................................................................................. 65
Figure 4-30: Read Mode ............................................................................................................................... 65
Figure 4-31: GSPI Time Delay .................................................................................................................... 65
Figure 4-32: In-Circuit JTAG ...................................................................................................................... 76
Figure 4-33: System JTAG ........................................................................................................................... 76
Figure 4-34: Reset Pulse ............................................................................................................................... 77
Figure 7-1: Pb-free Solder Reflow Profile .............................................................................................. 82
GS1660A HD/SD SDI Receiver Complete with SMPTE
Video Processing
Data Sheet
54386 - 3
September 2012
5 of 83

5 Page





GS1660A arduino
Table 1-1:Pin Descriptions (Continued)
Pin
Number
Name
Timing
Type
Description
F9, F10, H9,
H10, J8, J9,
J10, K8, K9,
K10
DOUT8, 9, 6, 7, 1,
4, 5, 0, 2, 3
G3 RC_BYP
G7 SMPTE_BYPASS
Output
PARALLEL DATA BUS
Please refer to the Output Logic parameters in the DC Electrical
Characteristics table for logic level threshold and compatibility.
20-bit mode
20bit/10bit = HIGH
SMPTE mode (SMPTE_BYPASS = HIGH
and DVB_ASI = LOW):
Chroma data output for SD and HD
data rates.
DVB-ASI mode (SMPTE_BYPASS = LOW
and DVB_ASI = HIGH):
Not defined
Data-Through mode (SMPTE_BYPASS =
LOW and DVB_ASI = LOW):
Data output
10-bit mode
20bit/10bit = LOW
Forced LOW
Input
CONTROL SIGNAL INPUT
Please refer to the Input Logic parameters in the DC Electrical
Characteristics table for logic level threshold and compatibility.
When this pin is LOW, the serial digital output is the buffered
version of the input serial data. When this pin is HIGH, the serial
digital output is the reclocked version of the input serial data.
Input/Output
CONTROL SIGNAL INPUT/OUTPUT
Please refer to the Input/Output Logic parameters in the DC
Electrical Characteristics table for logic level threshold and
compatibility.
Indicates the presence of valid SMPTE data.
When the AUTO/MAN bit in the host interface register is HIGH
(Default), this pin is an OUTPUT. SMPTE_BYPASS is HIGH when the
device locks to a SMPTE compliant input. SMPTE_BYPASS is LOW
under all other conditions.
When the AUTO/MAN bit in the host interface register is LOW, this
pin is an INPUT:
No SMPTE scrambling takes place, and none of the I/O processing
features of the device are available when SMPTE_BYPASS is set
LOW.
When SMPTE_BYPASS is set HIGH, the device carries out SMPTE
scrambling and I/O processing.
When SMPTE_BYPASS and DVB_ASI are both set LOW, the device
operates in Data-Through mode.
GS1660A HD/SD SDI Receiver Complete with SMPTE
Video Processing
Data Sheet
54386 - 3
September 2012
11 of 83

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet GS1660A.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
GS1660AHD/SD SDI ReceiverSemtech
Semtech

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar