DataSheet.es    


PDF LP38500A-ADJ Data sheet ( Hoja de datos )

Número de pieza LP38500A-ADJ
Descripción (LP38500-ADJ / LP38502-ADJ) 1.5A FlexCap Low Dropout Linear Regulator
Fabricantes National Semiconductor 
Logotipo National Semiconductor Logotipo



Hay una vista previa y un enlace de descarga de LP38500A-ADJ (archivo pdf) en la parte inferior de esta página.


Total 16 Páginas

No Preview Available ! LP38500A-ADJ Hoja de datos, Descripción, Manual

May 19, 2008
LP38500/2-ADJ, LP38500A/2A-ADJ
1.5A FlexCap Low Dropout Linear Regulator for 2.7V to
5.5V Inputs
General Description
National's FlexCap LDO's feature unique compensation that
allows the use of any type of output capacitor with no limits
on minimum or maximum ESR. The LP38500/2 series of low-
dropout linear regulators operates from a +2.7V to +5.5V input
supply. These ultra low dropout linear regulators respond very
quickly to step changes in load, which makes them suitable
for low voltage microprocessor applications. Developed on a
CMOS process, (utilizing a PMOS pass transistor), the
LP38500/2 has low quiescent current that changes little with
load current.
Ground Pin Current: Typically 2 mA at 1.5A load current.
Disable Mode: Typically 25 nA quiescent current when the
Enable pin is pulled low.
Simplified Compensation: Stable with any type of output
capacitor, regardless of ESR.
Precision Output: "A" grade versions available with 1.5%
VADJ tolerance (25°C) and 3% over line, load and tempera-
ture.
Features
FlexCap: Stable with ceramic, tantalum, or aluminum
capacitors
Stable with 10 µF input/output capacitor
Adjustable output voltage from 0.6V to 5V
Low ground pin current
25 nA quiescent current in shutdown mode
Guaranteed output current of 1.5A
Available in TO-263, TO-263 THIN, and LLP-8 packages
Guaranteed VADJ accuracy of ±1.5% @ 25°C (A Grade)
Guaranteed accuracy of ±3.5% @ 25°C (STD)
Over-Temperature and Over-Current protection
−40°C to +125°C operating TJ range
Enable pin (LP38502)
Applications
ASIC Power Supplies In:
Printers, Graphics Cards, DVD Players
Set Top Boxes, Copiers, Routers
DSP and FPGA Power Supplies
SMPS Regulatorwww.DataSheet.co.kr
Conversion from 3.3V or 5V Rail
Typical Application Circuit
© 2008 National Semiconductor Corporation 300361
30036119
www.national.com
Datasheet pdf - http://www.DataSheet4U.net/

1 page




LP38500A-ADJ pdf
Symbol
Parameter
Conditions
Min Typ Max Units
AC Parameters
PSRR Ripple Rejection
VIN = 3.0V, IOUT = 1.5A
f = 120Hz
VIN = 3.0V, IOUT = 1.5A
f = 1 kHz
58
dB
56
ρn(l/f)
Output Noise Density
en Output Noise Voltage
Thermal Characteristics
f = 120Hz, COUT = 10 µF CER
BW = 100Hz – 100kHz
COUT = 10 µF CER
1.0 µV/Hz
100 µV (rms)
TSD
ΔTSD
Thermal Shutdown
TJ rising
Thermal Shutdown Hysteresis TJ falling from TSD
170
10
°C
Thermal Resistance
Junction to Ambient
θJ-A Thermal Resistance
Junction to Ambient
TO-263, TO-263 THIN(Note 8)
1 sq. in. copper
37
°C/W
LLP-8 (Note 9)
80
Thermal Resistance
θJ-C Junction to Case
TO-263, TO-263 THIN
LLP-8
5
°C/W
16
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is
intended to be functional, but does not guarantee specific performance limits. For guaranteed specifications and conditions, see the Electrical Characteristics.
Note 2: The human body model is a 100pF capacitor discharged through a 1.5kresistor into each pin.
Note 3: Operating junction temperature must be evaluated, and derated as needed, based on ambient temperature (TA), power dissipation (PD), maximum
allowable operating junction temperature (TJ(MAX)), and package thermal resistance (θJA). See Application Information.
Note 4: Output voltage line regulation is defined as the change in output voltage from the nominal value due to change in the voltage at the input.
Note 5: Output voltage load regulation is defined as the change in output voltage from the nominal value due to change in the load current.
Note 6: The line and load regulation specification contains only the typical number. However, the limits for line and load regulation are included in the adjust
voltage tolerance specification.
Note 7: Dropout voltage is defined as the minimum input to output differential voltage at which the output drops 2% below the nominal value. For any output
voltage less than 2.5V, the minimum VIN operating voltage is the limiting factor.
Note 8: The value of θJA for the TO-263 (TS) package and TO-263 THIN (TJ) package can rangewww.DataSheet.co.kr from approximately 30 to 60°C/W depending on the amount of
PCB copper dedicated to heat transfer (See Application Information).
Note 9: θJA for the LLP-8 package was measured using the LP38502SD-ADJ evaluation board (See Application Information).
5 www.national.com
Datasheet pdf - http://www.DataSheet4U.net/

5 Page





LP38500A-ADJ arduino
RFI/EMI SUSCEPTIBILITY
RFI (Radio Frequency Interference) and EMI (Electro-Mag-
netic Interference) can degrade any integrated circuit's per-
formance because of the small dimensions of the geometries
inside the device. In applications where circuit sources are
present which generate signals with significant high frequen-
cy energy content (> 1 MHz), care must be taken to ensure
that this does not affect the IC regulator.
If RFI/EMI noise is present on the input side of the regulator
(such as applications where the input source comes from the
output of a switching regulator), good ceramic bypass capac-
itors must be used at the input pin of the IC to reduce the
amount of EMI conducted into the IC.
If the LP38500/2-ADJ output is connected to a load which
switches at high speed (such as a clock), the high-frequency
current pulses required by the load must be supplied by the
capacitors on the IC output. Since the bandwidth of the reg-
ulator loop is less than 300 kHz, the control circuitry cannot
respond to load changes above that frequency. This means
the effective output impedance of the IC at frequencies above
300 kHz is determined only by the output capacitor(s). Ce-
ramic capacitors provide the best performance in this type of
application.
In applications where the load is switching at high speed, the
output of the IC may need RF isolation from the load. In such
cases, it is recommended that some inductance be placed
between the output capacitor and the load, and good RF by-
pass capacitors be placed directly across the load. PCB
layout is also critical in high noise environments, since RFI/
EMI is easily radiated directly into PC traces. Noisy circuitry
should be isolated from "clean" circuits where possible, and
grounded through a separate path. At MHz frequencies,
ground planes begin to look inductive and RFI/EMI can cause
ground bounce across the ground plane. In multi-layer PC
Board applications, care should be taken in layout so that
noisy power and ground planes do not radiate directly into
adjacent layers which carry analog power and ground.
OUTPUT NOISE
Noise is specified in two ways:
Spot Noise or Output noise density is the RMS sum of all
noise sources, measured at the regulator output, at a specific
frequency (measured with a 1Hz bandwidth). This type of
noise is usually plotted on a curve as a function of frequency.
Total output noise voltage or Broadband noise is the RMS
sum of spot noise over a specified bandwidth, usually several
decades of frequencies. Attention should be paid to the units
of measurement.
Spot noise is measured in units µV/Hz or nV/Hz and total
output noise is measured in µV(rms). The primary source of
noise in low-dropout regulators is the internal reference. In
CMOS regulators, noise has a low frequency component and
a high frequency component, which depend strongly on the
silicon area and quiescent current.
Noise can generally be reduced in two ways: increase the
transistor area or increase the reference current. However,
enlarging the transisitors will increase die size, and increasing
the reference current means higher total supply current
(ground pin current).
SHORT-CIRCUIT PROTECTION
The LP38500/2-ADJ contains internal current limiting which
will reduce output current to a safe value if the output is over-
loaded or shorted. Depending upon the value of VIN, thermal
limiting may also become active as the average power dissi-
pated causes the die temperature to increase to the limit value
(about 170°C). The hysteresis of the thermal shutdown cir-
cuitry can result in a “cyclic” behavior on the output as the die
temperature heats and cools.
ENABLE OPERATION (LP38502-ADJ Only)
The Enable pin (EN) must be actively terminated by either a
10 kpull-up resistor to VIN, or a driver which actively pulls
high and low (such as a CMOS rail to rail comparator). If active
drive is used, the pull-up resistor is not required. This pin must
be tied to VIN if not used (it must not be left floating).
DROPOUT VOLTAGE
The dropout voltage of a regulator is defined as the input-to-
output differential required by the regulator to keep the output
voltage within 2% of the nominal value. For CMOS LDOs, the
dropout voltage is the product of the load current and the
RDS(on) of the internal MOSFET pass element.
Since the output voltage is beginning to “drop out” of regula-
tion when it drops by 2%, electrical performance of the device
will be reduced compared to the values listed in the Electrical
Characteristics table for some parameters (line and load reg-
ulation and PSRR would be affected).
REVERSE CURRENT PATH
The internal MOSFET pass element in the LP38500/2-ADJ
has an inherent parasitic diode. During normal operation, the
input voltage is higher than the output voltage and the para-
sitic diode is reverse biased. However, if the output is pulled
above the input in an application, then current flows from the
output to the input as the parasitic diode gets forward biased.
The output can be pulled above the input as long as the cur-
rent in the parasitic diode is limited to 200 mA continuous and
1A peak. The regulator output pin should not be taken below
ground potential. If the LP38500/2-ADJ is used in a dual-sup-
ply system where the regulator load is returned to a negative
supply, the output must be diode-clamped to ground.
www.DataSheet.co.kr
POWER DISSIPATION/HEATSINKING
The maximum power dissipation (PD(MAX)) of the LP38500/2-
ADJ is limited by the maximum junction temperature of
125°C, along with the maximum ambient temperature (TA
(MAX)) of the application, and the thermal resistance (θJA) of
the package. Under all possible conditions, the junction tem-
perature (TJ) must be within the range specified in the Oper-
ating Ratings. The total power dissipation of the device is
given by:
PD = ((VIN − VOUT) x IOUT) + (VIN x IGND)
(1)
where IGND is the operating ground current of the device
(specified under Electrical Characteristics).
The maximum allowable junction temperature rise (ΔTJ) de-
pends on the maximum expected ambient temperature
(TA(MAX)) of the application, and the maximum allowable junc-
tion temperature (TJ(MAX)):
ΔTJ = TJ(MAX)− TA(MAX)
(2)
The maximum allowable value for junction to ambient Ther-
mal Resistance, θJA, can be calculated using the formula:
θJA = ΔTJ / PD(MAX)
(3)
11 www.national.com
Datasheet pdf - http://www.DataSheet4U.net/

11 Page







PáginasTotal 16 Páginas
PDF Descargar[ Datasheet LP38500A-ADJ.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
LP38500A-ADJ(LP38500-ADJ / LP38502-ADJ) 1.5A FlexCap Low Dropout Linear RegulatorNational Semiconductor
National Semiconductor

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar